-
Updated
Sep 13, 2021 - Python
verilog
Here are 2,156 public repositories matching this topic...
-
Updated
Mar 24, 2021 - Verilog
-
Updated
Jan 11, 2021 - C
-
Updated
Sep 13, 2021 - Haskell
Thanks for taking the time to report this.
What would you like added/supported?
// File: dly_warning.sv
// verilator lint_off ASSIGNDLY
module dly_warning (
input logic a_in,
input logic [2:0] delaycw,
output logic a_out
);
timeunit 1ns;
timeprecision 1ns;
time dly;
assign dly = 5 * delaycw;
assign #dly a_out = a_in; // Warning ASS
Several users have asked for an example of how to use the makefiles in projects that contain precompiled and/or encrypted IP cores or libraries. There should be a simple example. It will likely not work for them, but could act as a template.
Alternatively, documentation or an explicit API for these objects would also help.
-
Updated
Sep 14, 2021 - Verilog
-
Updated
Aug 14, 2021 - JavaScript
-
Updated
Sep 2, 2021 - Verilog
Tuo Xie requested the ability to visualize clocking (pins & wires I believe). We should make it easier to visualize subsets of the device routing resource and types of routing nets.
Proposed Behaviour
Add filtering to the rr_nodes displayed (ToggleRR), and to the nets displayed (ToggleNets). I think we should have an option to filter what is shown by node type, node name (segment or pin t
-
Updated
Aug 24, 2021
-
Updated
Sep 14, 2021 - Verilog
-
Updated
Sep 14, 2021 - Verilog
Improve this page
Add a description, image, and links to the verilog topic page so that developers can more easily learn about it.
Add this topic to your repo
To associate your repository with the verilog topic, visit your repo's landing page and select "manage topics."
Type of issue: other enhancement